Asic Design Engineer - Neural Engine Dma

Details of the offer

Do you love crafting elegant solutions to highly sophisticated challenges? As part of our Hardware Technologies group, you'll help design our next-generation, high-performance, power-efficient system-on-chips (SoCs). You will ensure Apple products and services can seamlessly and efficiently handle the tasks that make them beloved by millions! Joining this group means you'll be responsible for crafting and building the technology that fuels Apple's devices. Together, we will enable our customers to do all the things they love with their devices!In this highly transparent role, you will be at the center of the Pixel IP design effort to accelerate machine learning applications. You will collaborate with all teams, making a critical impact getting functional products to millions of customers quickly.
Description
As an ASIC Design Engineer in the Pixel IP DMA team, you will work closely with architecture, design, and verification teams to build commitment and low power DMA engines. Apply your knowledge of flow control, arbitration, cache design, compression, pipelining, sequencers, and other techniques to coordinate moving large amounts of data between the memory subsystem and the Apple Neural Engine Core (ANE).In this front-end design role, your tasks will include:- Coding high-quality RTL, with embedded assertions and cover points.- Writing detailed micro-architectural specifications.- Collaborating with multi-functional teams to explore solutions that enhance performance while minimizing power and area.- Working closely with design verification and formal verification teams to debug and verify functionality and performance.
Minimum Qualifications
Bachelor's degree + 3 Years of Experience Preferred Qualifications Experience in SoC front-end ASIC RTL digital logic design using Verilog, or System Verilog. Experience working multi-functionally with architecture, design, and verification teams to specify, design, and debug designs. Experience in front-end implementation tasks such as synthesis, timing, area/power analysis, linting, and logic equivalence checks. Good collaboration skills with strong written and verbal communication skills. Good understanding of flow control, arbitration, address translation, caching, on-chip interconnects, and performance analysis. Prefer previous experience designing dedication DMA engines, multimedia IPs (especially AI/ML applications), data storage, memory controllers, networking, image processing, interconnects, and/or low power design. Prefer familiarity with common on-chip bus protocols such as AMBA (AXI, AHB, APB), and relevant scripting languages (Python, Perl, TCL). At Apple, base pay is one part of our total compensation package and is determined within a range. This provides the opportunity to progress as you grow and develop within a role. The base pay range for this role is between $143,100 and $264,200, and your base pay will depend on your skills, qualifications, experience, and location.

Apple employees also have the opportunity to become an Apple shareholder through participation in Apple's discretionary employee stock programs. Apple employees are eligible for discretionary restricted stock unit awards, and can purchase Apple stock at a discount if voluntarily participating in Apple's Employee Stock Purchase Plan. You'll also receive benefits including: Comprehensive medical and dental coverage, retirement benefits, a range of discounted products and free services, and for formal education related to advancing your career at Apple, reimbursement for certain educational expenses — including tuition. Additionally, this role might be eligible for discretionary bonuses or commission payments as well as relocation. Learn more about Apple Benefits.

Note: Apple benefit, compensation and employee stock programs are subject to eligibility requirements and other terms of the applicable plan or program.
Apple is an equal opportunity employer that is committed to inclusion and diversity. We take affirmative action to ensure equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant.

#J-18808-Ljbffr


Nominal Salary: To be agreed

Source: Jobleads

Job Function:

Requirements

Senior Engineer – Fuzing

Date Posted: 2024-06-13 Country: United States of America Location: AZ802: RMS AP Bldg 802 1151 East Hermans Road Building 802, Tucson, AZ, 85756 USA Positio...


Raytheon - California

Published 8 days ago

Electrical Engineer Ii Digital Design - Onsite - Tucson

Date Posted: 2024-10-14 Country: United States of America Location: AZ852: RMS AP Bldg M02 1151 East Hermans Road Building M02, Tucson, AZ, 85756 USA Positio...


Raytheon - California

Published 8 days ago

Online Survey Taker. Earn Up To $25 Per Survey. - Remote

Job description We are urgently looking for people interested in taking online surveys for Fortune 500 brands. If you are a self-starter, looking for flexibl...


Three Hyphens - California

Published 8 days ago

Technical Lead Software Development Engineer, Android

About the team Zillow started in 2006 and is the most visited real estate website in the United States with over 10.5 billion visits in 2022, and an average ...


Zillow - California

Published 7 days ago

Built at: 2024-11-21T20:48:15.275Z