Asic Design Verification Engineer, Silicon

Asic Design Verification Engineer, Silicon
Company:

Google Inc.


Details of the offer

MidExperience driving progress, solving problems, and mentoring more junior team members; deeper expertise and applied knowledge within relevant area.
Minimum Qualifications:Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.5 years of experience with verification methodologies and languages such as UVM and SystemVerilog.Experience developing and maintaining verification testbenches, test cases, and test environments.Preferred Qualifications:Master's degree or PhD in Electrical Engineering, Computer Engineering, or Computer Science.Experience in different verification techniques and methodologies (e.g., formal, GLS, UPF based Power simulations, UVM and C based testing, etc.) to achieve bug-free Silicon in SoCs.Experience in ARM and RISC-V processor based DV including tool chains and C based testing.About the JobBe part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.
The US base salary range for this full-time position is $150,000-$223,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. The range displayed on each job posting reflects the minimum and maximum target salaries for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.
ResponsibilitiesPlan the verification of digital design blocks by understanding the design specification and interacting with design engineers to identify important verification scenarios.Create and enhance constrained-random verification environments using SystemVerilog and UVM, or formally verify designs with SVA and industry leading formal tools.Debug tests with design engineers to deliver functionally correct design blocks.Close coverage measures to identify verification holes and to show progress towards tape-out.Work with architecture, design teams, and software teams in defining the overall verification strategy of SoCs.Google is proud to be an equal opportunity and affirmative action employer. We are committed to building a workforce that is representative of the users we serve, creating a culture of belonging, and providing an equal employment opportunity regardless of race, creed, color, religion, gender, sexual orientation, gender identity/expression, national origin, disability, age, genetic information, veteran status, marital status, pregnancy or related condition (including breastfeeding), expecting or parents-to-be, criminal histories consistent with legal requirements, or any other basis protected by law.
Google is a global company and, in order to facilitate efficient collaboration and communication globally, English proficiency is a requirement for all roles unless stated otherwise in the job posting.

#J-18808-Ljbffr


Source: Jobleads

Job Function:

Requirements

Asic Design Verification Engineer, Silicon
Company:

Google Inc.


Nuclear Medicine Technology (Ref:24114)

PET/CT TechnologistCoastal CaliforniaOverviewWe are seeking a PET/CT tech with your skill set for an enriching opportunity in Coastal California. Join a prem...


From Medicus Firm - California

Published 13 days ago

Mechanical Tolerance Management Team Engineer - Tucson, Az (Onsite)

Date Posted: 2024-08-14 Country: United States of America Location: AZ202: 3350 EHemisphere Loop Bldg M09 3350 EHemisphere Loop Bldg M09 Building M09, Tucson...


From Raytheon - California

Published 12 days ago

Pilot - Customs And Border Protection

Air and Marine Operations (AMO), a component of U.S. Customs and Border Protection (CBP), offers skilled PILOTS interested in law enforcement an exceptional ...


From U.S. Customs And Border Protection - California

Published 12 days ago

Facilities Maintenance Technician

Position Summary We are currently seeking an experienced Maintenance Technician to join the three (3) person maintenance team at our 281-unit senior apartmen...


From Disability Solutions - California

Published 12 days ago

Built at: 2024-09-18T12:46:02.336Z