Asic Engineering Technical Leader

Details of the offer

The application window is expected to close on 11/30/2024. This is an onsite role and will require working out of the Milpitas/San Jose office location. Who We Are The Common Hardware Group (CHG) delivers the silicon, optics, and hardware platforms for Cisco's core Switching, Routing, and Wireless products. We design the networking hardware for Enterprises and Service Providers of various sizes, the Public Sector, and Non-Profit Organizations across the world. Cisco Silicon One (#CiscoSiliconOne) is the only unifying silicon architecture in the market that enables customers to deploy the best-of-breed silicon from Top of Rack (TOR) switches all the way through web scale data centers and across service provider, enterprise networks, and data centers with a fully unified routing and switching portfolio. Come join us and take part in shaping Cisco's ground-breaking solutions by designing, developing and testing some of the most complex ASICs being developed in the industry.
Who You'll Work With Come join us and take part in shaping Cisco's revolutionary solutions for data centers by designing some of the most complex chips being developed in the industry with the opportunity to get full exposure to all aspects of the systems and applications we build (Silicon, Hardware, Software, telemetry, security, etc). Our group offers a unique combination of a startup culture with the benefits of working for the leading networking company in the world.
What You'll Do The Core Hardware Business Unit is looking for a motivated Senior Verification engineer/lead to engage in new development of our UCS family. You will have an ASIC design and verification background with hands-on experience in RTL verification and in-depth knowledge of SoC development cycle and the best industry practices, from specification through tape-out and lab validation, and a proven track record of success in high-performance/high-volume semiconductor markets.
Architect block, cluster and top level DV environment infrastructure.Create DV infrastructure from scratch for block, cluster and top level environments.Maintaining existing DV environments and enhancing them.Ensuring complete verification coverage through implementation and review of code and functional coverage.Working closely with designers.Supporting tests done with emulation.Work closely with software teams and debug issues found during firmware development.Responsible for ASIC bring up.Minimum Qualifications 10+ years ASIC design verification experience with a Bachelor's or Master's degree in equivalent experience.Prior experience in ASIC verification using UVM/System Verilog.Prior experience building test benches from scratch, hands-on experience with System Verilog constraints, structures and classes.Prior experience with Perl and/or Python scripting.Prior domain experience on one or more protocols – PCIe, Ethernet, RDMA, TCP.Preferred Qualifications Prior experience with Forwarding logic/Parsers/P4.Prior experience with Veloce/Palladium/Zebu/HAPS.Formal verification experience with (iev/vc formal).We Are Cisco #WeAreCisco, where each person is unique, but we bring our talents to work as a team and make a difference. Here's how we do it. We embrace digital, and help our customers implement change in their digital businesses. Some may think we're "old" (30 years strong!) and only about hardware, but we're also a software company. And a security company. An AI/Machine Learning company. We even invented an intuitive network that adapts, predicts, learns and protects. No other company can do what we do – you can't put us in a box! But "Digital Transformation" is an empty buzz phrase without a culture that allows for innovation, creativity, and yes, even failure (if you learn from it.) Day to day, we focus on the give and take. We give our best, we give our egos a break and we give of ourselves (because giving back is built into our DNA.) We take accountability, we take bold steps, and we take difference to heart. Because without diversity of thought and a commitment to equality for all, there is no moving forward. So, you have colorful hair? Don't care. Tattoos? Show off your ink. Like polka dots? That's cool.

#J-18808-Ljbffr


Nominal Salary: To be agreed

Source: Jobleads

Job Function:

Requirements

Mechanical Engineer Iv - Goleta, Ca

This role will be on a hybrid schedule at Goleta, CA   Why You'll Love This Role    As a Mechanical Engineer IV at KARL STORZ, you will be at the forefron...


Karl Storz Endoscopy - America - California

Published 14 days ago

Director Ww Systems Engineering Growth & Excellence

The Pure StorageDirector of WW SE Growth & Excellencefor the SE organization is a global level leader within the SE Organization who will drive key strategy ...


Pure Storage - California

Published 14 days ago

Hardware Engineer, Manufacturing

SHOULD YOU ACCEPT THIS CHALLENGE... Pure Storage is looking for a dynamicHardware Engineer, Manufacturingto join our hyperscale line of business team, with e...


Pure Storage - California

Published 14 days ago

Mep Project Manager

It is an exciting time to join MGAC! MGAC is a global boutique consultancy dedicated to managing and representing our clients' best interests. Our success i...


Mgac - California

Published 13 days ago

Built at: 2024-12-23T02:15:41.888Z