We are seeking an experienced Trace Design Engineer for TraceUnit design and implementation. Responsible for leading and owning RTL development of Debug micro-architectural design. This candidate will be responsible for all aspects of the design including writing micro-architecture specification, Integration, Performance, Power, and Area.
\n You will: Drive the micro-architecture and design of the Trace Ips or other control IPs. Perform Microarchitecture development and specification- from early high-level architectural exploration, through microarchitectural research and arrive at detailed specifications. Configure Design Features Development, assessment, and refinement of RTL design to target power, performance, area, and timing goals. Perform Functional verification support and assist in the design verification strategy Partner with a multi-functional engineering team to implement and validate physical design aspects of timing, area, reliability, testability, and power Ideally, you'll have: Hands-on knowledge of SOC debug architecture. Knowledge of Trace architecture and concepts. Experience with simulators and waveform debugging tools. Knowledge of logic design principles along with timing and power implications. Excellent analytical and problem-solving skills. Masters or Bachelor'swith 8-11 years of experience, PhD + 5-7 years of work experience A plus if you have: Experience with designing RISC-V, ARM, and/or MIPS CPU Understanding of low-power architecture techniques. Experience using a scripting language such as Perl or Python.
\n$175,000 - $230,000 a year
The base salary range across the U.S. for this role is between $175,000- $230,000. In addition, this role may be eligible for equity, and other discretionary bonuses. MIPS offers comprehensive health, wellness, and financial benefits as part of a competitive total rewards package. The actual compensation offered will be based on a number of job-related factors, including location, skills, experience, and education. \nHere's what you can expect from us: At MIPS, you'll be a member of a fast-growing team of technologists that are creating the industry's highest performance RISC-V processors. Small teams that are part of a non-compartmentalized structure – you'll be able to understand and have an impact on the bigger picture. A great deal of autonomy, with support from some of the industry's most experienced CPU engineers. An unlimited growth path – with the right skills, you can decide where you want to expand and grow in your role at MIPS. The opportunity to learn a great deal about the blossoming RISC-V architecture in cutting edge applications with industry leading customers. At MIPS we provide meaningful benefits programs and products to our associates and their families. MIPS offers a competitive benefits package that includes medical, dental, vision, retirement savings, and paid leave! More about us: MIPS is well-known as a microprocessor pioneer, having led the way in RISC-based computing to enable faster and more power efficient semiconductors for a wide range of applications from consumer electronics to networking and communications. More than 30 years after the introduction of the original MIPS RISC architecture, MIPS processors have shipped into billions of consumer and enterprise products. Today, MIPS is once again leading a RISC revolution as we build on our deep roots to accelerate the RISC-V architecture for high-performance applications. We are focused on delivering our first RISC-V products: the MIPS eVocore processors, which provide a new level of scalability for high-performance heterogeneous computing. Because of our RISC heritage, deep engineering expertise, and proven technologies, MIPS can accelerate development and deployment of RISC-V based solutions.